FACTA UNIVERSITATIS Series: Electronics and Energetics Vol. 35, N° 4, December 2022, pp. 469-482 https://doi.org/10.2298/FUEE2204469G

**Original scientific paper** 

## DESIGN OF A FOUR STAGES VCO USING A NOVEL DELAY CIRCUIT FOR OPERATION IN DISTRIBUTED BAND FREQUENCIES

# Mriganka Gogoi<sup>1,2</sup>, Pranab Kishore Dutta<sup>1</sup>

<sup>1</sup>Assam Don Bosco University, Department of ECE, India <sup>2</sup>North Eastern Regional Institute of Science and Technology, Department of ECE, India

**Abstract** The manuscript proposes a novel architecture of a delay cell that is implemented in 4-stage VCO which has the ability to operate in two distributed frequency bands. The operating frequency is chosen based on the principle of carrier mobility and the transistor resistance. The VCO uses dual delay input techniques to improve the frequency of operation. The design is implemented in Cadence 90nm GPDK CMOS technology and simulated results show that it is capable of operating in dual frequency bands of 55 MHz to 606 MHz and 857 MHz to 1049 MHz. At normal temperature (27<sup>0</sup>) power consumption of the circuit is found to be  $151\mu W$  at 606 MHz and  $157\mu W$  at 1049 MHz respectively and consumes an area of  $171.42\mu m^2$ . The design shows good tradeoff between the parameters-operating frequency, phase noise and power consumption.

Key words: Ring oscillator, Voltage controlled oscillator (VCO), Tuning Range

### 1. INTRODUCTION

Phase Lock Loop (PLL), one of the key elements of contemporary wireless digital signal processing and instrumentation systems, is crucial for improving the performance of this electronic component. The parameters associated with VCO like operating frequency range, power dissipation and phase noise have important contribution towards the improvement of the PLL.

There are two widely used VCOs topologies and they are LC and ring VCOs. The former has a high resolution and frequency, but the operating frequency range is limited and the chip surface is big. The latter has many advantages like wide tuning range, easy integration, low chip area, multiphase clock and low power consumption; however, it has a low resolution and poor phase noise performance [1]. Ring VCOs are divided into two sorts based on their delay stages. 1) VCO with a single-ended ring (SERO) and 2) VCO with a differential ring

Received January 10, 2022; revised June 22, 2022 and November 15, 2022; accepted December 3, 2022 **Corresponding author**: Pranab Kishore Dutta

Associate Professor, Department of ECE, NERIST, Itanagar, Arunachal Pradesh, 791109, India E-mail: pkdutta07@gmail.com

<sup>© 2022</sup> by University of Niš, Serbia | Creative Commons License: CC BY-NC-ND

(DRO). SEROs consume less area compared to DROs but have more noise and hence less efficient [3-7]. DROs are more resilient to common mode noise and have a lower swing.

Delay cell is the basic element of differential configuration oscillators. Many such delay cells were proposed by different researchers at different times. Maneatis et al proposed a delay cell that was used to design a ring oscillator which could oscillate with an operating frequency of 141 MHz. The delay cell was based on a source coupled pair [8]. A wide operating frequency three stage VCO was proposed by Yan et al that could operate in frequency range of 1.3 to 1.8 GHz, however the power consumption was comparatively high [9]. Park et al designed a 4 stage ring oscillator with low phase noise and operates in 900 MHz. The phase noise was found to be -101 dBc/Hz at 100 kHz [10]. Tu et al. proposed a novel delay circuit and used it to design two stages voltage controlled oscillator whose operating range was from 2.5 GHz to 5.2 GHz for a supply voltage of 1.8V. However due to lesser number of stages the phase noise achieved was -90.1 dBc/Hz at offset frequency of 1 MHz [11]. Sheu et al proposed a new differential delay cell which was implemented in three stages VCO, the tuning range was found to be 479 MHz to 4.09 GHz with phase noise -93.3 dBc/Hz at offset frequency of 1 MHz [12]. Parvizi et al. proposed design of ring oscillators using two topologies which are differential and single-ended. To reduce stage delay and boost tuning range, the VCO used a feed-forward technique and load in terms of inductive impedance [13]. A PLL was designed by Shruti Suman et al by proposing an improved performance VCO. The operating frequency varied from 2.26 GHz to 3.44 GHz with the help of a controlled voltage changed from 1V to 3V but they did not focus on phase noise[14]. A delay cell for using in ring oscillator with dual loop was proposed by Gao et al, where they also used controlled voltage to tune the frequency range. The design was efficient enough to achieve wideband tuning range while maintaining low phase noise [15]. To determine the optimal dimensions of the VCO, Gargouri et al proposed a systematic and efficient optimization method and found an optimal trade-off between various specifications [16]. Salem et al proposed a fault tolerant delay cell to be used for designing ring oscillator that uses redundant transistor methods to improve relaibility, power dissipation and phase noise [17]. Kumar et al presented a VCO using Nor gate and varactor tuning method with inversion mode [18]. The changes in the varactor width is considered for variation in the operating frequency. However there is still scope for improve in the phase noise. A low noise injection locked VCO was proposed by Lee et al in which a separate injection signal is employed and the oscillator output locks to the frequency of the injection signal [19]. The circuit showed tuning range having wide frequency and low phase noise with low power consumption. Ramazani et al presented some delay cells using basic inverters and current starved inverters to be used for designing VCO to achieve better frequency stability [20].

The proposed circuit is oriented towards designing of ring VCO with the ability to operate in disributed tuning range while maintaining decent tradeoff between phase noise and power consumption in differential configuration. Thus the novelty of the work lies in allowing the same VCO to work in the high as well as low frequency ranges without altering the physical design of the circuit. The subsequent sections of the paper are organized as follows: section 2 deals with proposed VCO, section 3 deals with delay circuit analysis, section 4 deals with implementation and section 5 deals with conclusion.

#### 2. PROPOSED VCO

Even and odd numbers of stages can be used in differential ring oscillators, but an odd number of stages cannot produce both in phase and quadrature phase outputs. Frequency of oscillation depends on factors like driving capability, load and number of stages. In addition, when the number of phases increase, the quantity of energy used, the amount of space needed, and the cost increased. Additionally, there will be greater phase noise with fewer stages. Therefore, maintaining adequate tradeoff between the various performance characteristics requires an optimal design. Two stages DRO will have tight constrains particularly in oscillations to occur, while three stages limit the output of in phase and quadrature phase, hence we choose to design a four stages VCO [21-23].

The designed VCO will be applicable in communication systems where multiphase signals are needed like phase array transceivers, fractional frequency synthesizers and clock data recovery circuits. Moreover, communication systems demand the need of wide range oscillators to cover a variety of standards across multiple frequency bands [24].

Proposed Delay cell of the VCO is designed using two control frequencies hence this technique is also known as dual frequency control technique [25-26]. It comprises of input  $V_{in1+}$ ,  $V_{in2+}$ ,  $V_{in1-}$  and  $V_{in2-}$ , output voltages  $V_{out+}$ , and  $V_{out-}$ , control voltages  $V_{cntr1}$  and  $V_{cntr2-}$ . Considering  $T_{delay}$  as the delay time of the cell then total delay time of four stages VCO will be  $4T_{delay}$  and hence the operating frequency will be  $1/(4T_{delay})$ . The proposed delay cell and four-stage VCO are depicted in Fig.1 and Fig.2.

The time constants  $\tau_c$  and  $\tau_d$  estimated during charging and discharging provide a generic equation for finding the oscillation frequency. The following formula is used to compute the time constant:

$$\tau = rc \tag{1}$$

Where, r is the resistance offered by the charging and discharging path, c is the lumped capacitance that is the combined parasitic capacitances.

Using  $\tau_c$  and  $\tau_d$ , time intervals T<sub>1</sub> and T<sub>2</sub> which are the charging and discharging time intervals of the delay cell are calculated. They are used for determining the oscillating frequency which is given by:

$$f_a = \frac{1}{T_1 + T_2}$$
(2)

Resistance(r) in the time constant formula is the resistance of PMOS and NMOS transistors respectively, and is given by:

$$r_{p} = \frac{1}{\mu_{p} C_{ox} \frac{W}{L} (|V_{gs}| - |V_{tp}|)}$$
(3)

$$r_n = \frac{1}{\mu_n C_{ox} \frac{W}{L} \left( |V_{gs}| - |V_{tn}| \right)} \tag{4}$$

Where  $\mu_p$  and  $\mu_n$  are the mobility of PMOS and NMOS transistors,  $C_{ox}$  is the oxide capacitances, both transistors channel width and length are W and L, respectively.  $V_{gs}$  is the applied gate to source voltage,  $V_{tp}$  and  $V_{tn}$  are the PMOS and NMOS threshold voltages. The

transistors are assumed to be working in triode region and small drain to source voltage  $V_{ds}$  is neglected.

Thus, from the formulae it can be clearly interpreted that higher the mobility lower will be the resistance or in other words resistance is inversely proportional to mobility. Moreover, resistance is directly proportional to time constant hence oscillating frequency is inversely dependent on resistance and directly dependent on mobility. So, transistor with higher mobility can play crucial role in improving the oscillating frequency.

Since the mobility of electrons is larger than that of holes, this has an effect on the current flow and time constant, or delay time, which has an additional impact on oscillation frequency. Lowering the resistance will result in a shorter delay time and a greater oscillation frequency. Since the NMOS time constant is lower than the PMOS time constant, the oscillation frequency will be higher. This idea inspired us to suggest the delay circuit depicted in Figure 1 and utilise it to create the VCO depicted in Figure 2.



Fig. 1 Delay Cell



Fig. 2 Four stages VCO

### **3. DELAY CIRCUIT ANALYSIS**

The proposed delay cell is for dual loop ring based voltage controlled oscillator [27-29]. The primary loop's inputs are M1 and M2, while the secondary loop's inputs are M3 and M4. The dual-loop technique amplifies the oscillation. M13 controls the ring VCO's frequency. The latch's feedback strength is made up of M5, M6, M7, M8, M9, M10, M11 and M12. Thus, it is simple to control the delay time of the latch by controlling  $V_{cntr2}$  while  $V_{cntr1}$  helps in maintaining the VCO to operate both in the low frequency and high frequency bands.

Considering the left part of the delay circuit which deals with  $V_{out}$ , the charging and discharging time can be calculated as shown below:

Initial condition be  $V_{out}=V_l$  and  $V_{out+}=V_o$ ,  $V_l$  and  $V_o$  being the minimum and maximum output voltages.

The charging time is controlled by  $V_{in2}$  and the transistor M3, based on the initial condition M5 will be off, is given by

$$\tau_1 = r_3 C_{load} \tag{5}$$

(7)

 $r_3$  is equivalent resistance of MOSFET M3 and  $C_{Load}$  is the parasitic capacitive load associated with  $V_{out}$ .

$$r_{3} = \frac{1}{\mu_{p} C_{ox} \frac{W}{L} (|V_{gs}| - |V_{tp}|)}$$
(6)

$$C_{Load} = C_{db1} + C_{gd1} + C_{db3} + C_{gd3} + C_{ds3} + C_{db5} + C_{gd5} + C_{db7} + C_{gd7} + C_{db9} + C_{gd9} + C_{db11} + C_{gd11} + C_{in x}$$

Where,  $C_{in\_x}$  is the next stage input capacitance,  $C_{db}$  is drain to body,  $C_{gd}$  is gate to drain and  $C_{gs}$  is gate to source capacitances of the transistor. Across the load capacitance voltage will be

$$V_{C_{Load}} = V_0 - (V_0 - V_l) \exp\left(-\frac{T_1}{\tau_1}\right)$$
(8)

Suppose in the time interval  $T_1$  capacitor charges upto  $\alpha V_0$  then

$$\alpha V_0 = V_0 - (V_0 - V_l) \exp\left(-\frac{T_1}{\tau_1}\right)$$
<sup>(9)</sup>

 $\alpha$  is a constant with a value ranging from 0 to 1.

$$T_1 = \tau_1 \ln \left\{ \frac{V_0 - V_l}{V_0 (1 - \alpha)} \right\}$$
(10)

In the next state when  $V_{out} = V_0$  and  $V_{out+} = V_l$ . The discharging phenomenon comprises of both charging and discharging time constants and the effective discharging time  $\tau_2$  is

$$\tau_2 = \{ (r_1 || (r_7 + r_{13})) - (r_3 || r_5) \} C'_{Load}$$
(11)

r<sub>1</sub>, r<sub>5</sub>, r<sub>7</sub> and r<sub>13</sub> represents the equivalent resistances of MOSFET M1, M5, M7 and M13.

$$C'_{Load} = C_{db1} + C_{gd1} + C_{ds1} + C_{db3} + C_{gd3} + C_{db5} + C_{gd5} + C_{db7}$$
(12)  
+  $C_{gd7} + C_{gd9} + C_{db9} + C_{db11} + C_{gd11} + C_{inx}$ 

 $C'_{load}$  is node capacitance during time  $T_2$ 

Now voltage across capacitor  $C'_{load}$  can be given by

$$V_{C_{l_L}} = V_l - (V_l - \alpha V_0) \exp\left(-\frac{T_2}{\tau_2}\right)$$
(123)

Suppose the capacitor C'<sub>load</sub> discharges to,  $\beta V_l$  in the time interval T<sub>2</sub> such that  $\beta > 1$  then

$$\beta V_l = V_l - (V_l - \alpha V_0) \exp\left(-\frac{T_2}{\tau_2}\right)$$
(14)

$$T_2 = \tau_2 \ln \left\{ \frac{V_l - \alpha V_0}{V_l (1 - \beta)} \right\}$$
(15)

$$T = T_1 + T_2 = \tau_1 \ln \left\{ \frac{V_0 - V_l}{V_0 (1 - \alpha)} \right\} + \tau_2 \ln \left\{ \frac{V_l - \alpha V_0}{V_l (1 - \beta)} \right\}$$
(16)

And finally,  $f_{osc}=1/4T$ , for four stage ring VCO.



Fig. 3 Delay circuit for low voltage of V<sub>cntr1</sub>

**Case 1**: When  $V_{cntrl}$  is low (0 to 0.3v), the transistors M9 and M10 become more dominant as both are PMOS transistors and they operate in low gate voltage than the M11 and M12 transistors. Hence the circuit is found to operate similar to the circuit shown in Fig. 3. The normal delay loop's input pair is M1 and M2, while the skewed delay loop's input pair is M7 and M8 in the circuit depicted in Fig. 3. Transistor M1 shuts off when the voltage connected to gate terminal of M1,  $V_{inl+}$ , is less than the threshold value. The source current

474

of the secondary input transistor M3 is already flowing towards the capacitor associated with output node,  $V_{out}$ , because the input voltage at  $V_{in2}$  reaches earlier than at  $V_{in1+}$ . This results in reduction of the output node's rise time.

In the delay cell, M5 and M6 combine to form a latch. M9 and M10 are cross-coupled transistors that control the load transistors' maximum gate voltages, as well as the latch strength and frequency of operation. Now varying the control voltage  $V_{cntr2}$  will vary the frequency of oscillation. The path delay increases due to the action of PMOS transistors M9 and M10, which causes the VCO to operate in the low frequency band.



Fig. 4 Delay Cell due to high  $V_{cntr2}$ 

**Case 2**: When  $V_{cntr1}$  is high (0.7V to 1V) the transistors M11 and M12 are more dominant as both are NMOS transistors and they operate in higher gate voltage than M9 and M10. The delay circuit is found to work as shown in Fig. 4. In this case M11 and M12 are cross-coupled transistors that govern the maximum voltages associated with the gate terminal of the transistors in the load and hence the latch strength and so the frequency of operation.

*Phase Noise:* Several noise elements influence the phase noise in a ring oscillator. The most prevalent types of noise are white noise and flicker noise. In contrast to inverter-based delay cells, differential delay cells operate in class A and consume a steady state current [30]. The main source of flicker noise is the FET that powers the common gate line for all the currents in the delay cells [31].

Equation (17) and (18) shows the SSB (Single Side Band) phase noise because of white noise and flicker noise respectively in differential oscillators.

$$L(f) = \frac{2kT}{I.\ln 2} \left[ \varkappa \left( \frac{\frac{3}{4}}{V_{effd}} + \frac{1}{V_{efft}} \right) + \frac{1}{V_{op}} \right] \left( \frac{f_0}{f} \right)^2$$
(17)

$$L(f) = A \frac{K_{f}}{WLC'_{ox}f} \left(\frac{1}{V_{efft}^{2}}\right)^{2} \frac{f_{0}^{2}}{f^{3}}$$
(18)

Where, r is noise factor of FET,  $V_{effd}$  and  $V_{efft}$  are the effective gate voltages of the differential delay cell at balance and unbalanced conditions,  $V_{op}$  is actual output voltage, I is tail current,  $f_0$  is oscillation frequency, W and L stand for FET's width and length, A is the ratio of width of FET to that of tail FET and  $C'_{ox}$  is the oxide capacitance of NFET (tail transistor). In our design A is considered to be 1 as both W and L are of same length. Figure of Merit which is used for characterizing VCO performance can be obtained from the equation (19) [32].

$$FOM = L(f) - 20\log\left(\frac{f_0}{f}\right) + 10\log\left(\frac{P_{dc}}{1mW}\right)$$
(19)

 $P_{dc}$  is the dc power consumption. The dimension of both, NMOS and PMOS, shown in Table 1 are maintained same as the goal is to get the functional circuit in order to confirm the topological idea.

 Table 1 Device Dimension

| Device Aspect Ratio |              |  |  |  |  |  |
|---------------------|--------------|--|--|--|--|--|
| NMOS                | PMOS         |  |  |  |  |  |
| M1,M2,M7,M8,        | M3,M4,M5,M6, |  |  |  |  |  |
| M11,M12,M13         | M9,M10       |  |  |  |  |  |
| 120/100             | 120/100      |  |  |  |  |  |
|                     |              |  |  |  |  |  |

**Table 2** Variation of the parameters at different temperatures when  $V_{cntrl}=0.2$ V and  $V_{cntr2}$  is varied from 0 to 1V (Pre Layout)

| Temp            | Tuning Range               | Power<br>Consumption | Phase<br>Noise 1M | Phase<br>Noise 10M |
|-----------------|----------------------------|----------------------|-------------------|--------------------|
| $0^{0}$         | 42 MHz-672 MHz<br>(93.75%) | 160 μW               | -93.10 dBc/Hz     | -112.36 dBc/Hz     |
| 100             | 47 MHz-647 MHz<br>(92.73%) | 155 μW               | 92.94 dBc/Hz      | -112.05 dBc/Hz     |
| 27 <sup>0</sup> | 55MHz- 606 MHz<br>(90.9%)  | 151 μW               | -92.07 dBc/Hz     | -111.25 dBc/Hz     |
| 700             | 63 MHz-487 MHz<br>(87%)    | 144 μW               | -91.86 dBc/Hz     | -111.09 dBc/Hz     |

 Table 3 Variation of the parameters at different temperatures when Vcntr1=0.77 V and Vcntr2 is varied from 0 to 1V (Pre Layout)

| Tomp     | Tuning Dongo    | Power       | Phase         | Phase          |
|----------|-----------------|-------------|---------------|----------------|
| Temp     | Tuning Kange    | Consumption | Noise 1M      | Noise 10M      |
| $0^{0}$  | 1040 MHz-1230`  | 169 μW      | -93.42 dBc/Hz | -112.83dBc/Hz  |
|          | MHz (15.44%)    |             |               |                |
| $10^{0}$ | 969 MHz-1161    | 161 μW      | -93.09 dBc/Hz | -113.23 dBc/hz |
|          | MHz (16.5%)     |             |               |                |
| $27^{0}$ | 857MHz-1049     | 157 μW      | -93.50 dBc/Hz | -113.93dBc/Hz  |
|          | MHz (18.3%)     |             |               |                |
| $70^{0}$ | 585 MHz-771 MHz | 152 μW      | -92.88 dBc/Hz | -112.34 dBc/Hz |
|          | (24.12%)        |             |               |                |

476



Fig. 5 Tuning range of VCO at different temperatures for Vcntr1=0.2V and Vcntr2 varies from 0V to 1V (Pre layout simulation)



Fig. 6 Tuning range of VCO at normal temperature for  $V_{cntr1}$ =0.2V and  $V_{cntr2}$  varies from 0V to 1V (Pre and post layout simulation at 27<sup>0</sup>)

| Process | Pre Layou | ut @1MHz | Post Layo | ut @1MHz | Pre Layout | @10 MHz  | Post Layout | @10 MHz  |
|---------|-----------|----------|-----------|----------|------------|----------|-------------|----------|
| Coners  | Output    | Phase    | Output    | Phase    | Output     | Phase    | Output      | Phase    |
|         | Noise     | Noise    | Noise     | Noise(dB | Noise(dB)  | Noise    | Noise (dB)  | Noise    |
|         | (dB)      | (dBc/Hz) | (dB)      | c/Hz)    |            | (dBc/Hz) |             | (dBc/Hz) |
| NN      | -93.10    | -92.07   | -93.23    | -92.61   | -112.26    | -111.25  | -113.00     | -112.16  |
| FF      | -94.68    | -93.32   | -95.38    | -93.87   | -113.45    | -112.33  | -114.12     | -113.11  |
| FS      | -96.12    | -95.54   | -96.62    | -95.93   | -116.10    | -114.56  | -116.96     | -115.22  |
| SF      | -95.22    | -94.56   | -95.88    | -94.89   | -115.31    | -113.34  | -116.45     | -114.31  |
| SS      | -94.20    | -93.40   | -94.66    | -93.84   | -112.87    | -111.86  | -113.10     | -112.53  |

#### M. GOGOI, P. K. DUTTA

#### 4. IMPLEMENTATION

The proposed four stages VCO design is implemented using cadence CMOS 90nm technology. Device dimension used in the circuit is mentioned in Table 1. Analysis of tuning ranges were carried out by varying  $V_{cntr2}$  from 0V to 1V for different values of  $V_{cntr1}$ . Mainly  $V_{cntr1}$  was divided into two ranges, the lower one 0 to 0.5V and upper 0.5V to 1.0V. Optimum values for maximizing tuning range in both cases were found to be 0.2V (lower) and 0.77V (upper). Oscillating frequency ranges from 55 MHz to 606 MHz (91% approx.) for lower band with the control voltage  $V_{cntr1}$ =0.2V as shown in Fig 5 and Table 2. Whenever path delay is high oscillating frequency is found to be low and vice versa. Fig 7 and Table 3 shows variation of tuning range due to change in  $V_{cntr2}$  keeping  $V_{cntr1}$ =0.77V.  $V_{cntr2}$  varies from 1V to 0V and the tuning range is found to be 857 MHz to 1049 MHz (18.30%) at normal temperature. Thus, it can be considered as operation in higher band frequency. So, the benefit of the circuit is that the same circuit can be operated in two different bands of frequency and thereby increasing the tuning range of the circuit.

*Effect of Temperature*: Due to the changes in transconductance gain  $(g_m)$ , threshold voltage  $(V_{th})$ , electron and hole mobility (n and p) and parasitic capacitors, transistors have the biggest impact on the frequency drift and they are obtained as follows [33]:

$$g_m = \mu_n C_{\rm ox} \frac{W}{L} (V_{\rm GS} - V_{\rm th})$$
<sup>(20)</sup>

$$V_{th} = V_{th_0} - \alpha (T - 27^0)$$
(21)

$$\mu(T) = \mu(T = 27^{0}) \left(\frac{T}{27^{0}}\right)^{-\frac{1}{2}}$$
(22)

The operation of the circuit is tested by varying the temperatures; it is found that the operating frequency is reduced with increase in frequency. Analysis of the circuit is carried out by varying the temperatures from  $0^{\circ}$ C to  $70^{\circ}$ C in both pre layout and post layout at  $V_{dd}$ =1V,  $V_{cntrl}$  equals to 0.77 V and 0.2 V respectively and  $V_{cntr2}$  is varied from 0 to 1V.

Comparative analysis between the pre and post layout simulation with respect to tuning range are shown in Fig. 6 and Fig. 8, it is found that the changes in frequency tuning range due to the control voltage  $V_{cntr2}$  are close to each other in both the cases. Corner analysis of



**Fig. 7** Tuning range of VCO at different temperatures for *Vcntr1*=0.77 V and *Vcntr2* vary from 0V to 1V.

the circuit in terms of output and phase noise are depicted in Tables 4 and 5 for all the five processes namely NN, FF, FS, SF and SS and the results found are satisfactory. The delay circuit layout design is  $5.87\mu m \times 6.86\mu m$ , while the four-stage VCO layout design is  $24.98\mu m \times 6.86\mu m$ , spanning an area of  $171.42m^2$ . They are depicted in Fig. 9 and Fig. 10.



**Fig. 8** Tuning range of VCO at normal temperature for  $V_{cntr1}=0.77$ V and  $V_{cntr2}$  varies from 0V to 1V (Pre and post layout simulation at 27<sup>0</sup>)

| <b>Table 5</b> Corner Analysis at | $V_{cntrl}=0.77V$ and $V_{cntr2}=0.77V$ | =0.1V |
|-----------------------------------|-----------------------------------------|-------|
|-----------------------------------|-----------------------------------------|-------|

| Process | Pre Layout @1MHz |          | Post Layout @1MHz |          | Pre Layout @10 MHz |          | Post Layout @10 MHz |          |
|---------|------------------|----------|-------------------|----------|--------------------|----------|---------------------|----------|
| Coners  | Output           | Phase    | Output            | Phase    | Output             | Phase    | Output              | Phase    |
|         | Noise            | Noise    | Noise             | Noise    | Noise              | Noise    | Noise               | Noise    |
|         | (dB)             | (dBc/Hz) | (dB)              | (dBc/Hz) | (dB)               | (dBc/Hz) | (dB)                | (dBc/Hz) |
| NN      | -96.23           | -93.50   | -97.11            | -94.78   | -115.31            | -113.93  | -116.35             | -114.42  |
| FF      | -95.68           | -94.33   | -96.28            | -94.96   | -116.20            | -114.42  | -116.85             | -115.36  |
| FS      | -99.72           | -97.23   | -100.22           | -98.17   | -118.51            | -117.81  | -119.24             | -119.42  |
| SF      | -98.22           | -96.48   | -98.89            | -97.33   | -117.54            | -116.71  | -118.21             | -117.36  |
| SS      | -97.05           | -93.60   | -97.76            | -94.28   | -115.86            | -114.11  | -116.10             | -115.06  |





M. GOGOI, P. K. DUTTA



Fig. 10 Layout of the 4 stage VCO

The layout design shown in Fig. 9 and Fig. 10 can further be optimized to reduce the area significantly and get results closer to the obtained in the schematic level. One of the main advantages of the proposed circuit is that the same circuit can be used for working in low frequency range as well as high frequency range by varying the control voltages. However, the range of operations in terms of tuning range is comparatively low. Additionally, there is lot of transistors in the delay circuit which further raises the count in the oscillator even more.

In the realization column of Table 6 it is highlighted that the comparative parameters which are oscillation frequency, consumption of power and phase noise values are either measured or simulated. In our case post-layout values are considered.

| Refer- | Technology (nm) | Supply | Number | Oscillation Frequency  | Power                         | Phase             | FOM<br>dBc/Hz | Realizatio |
|--------|-----------------|--------|--------|------------------------|-------------------------------|-------------------|---------------|------------|
| chees  | (IIII)          | (V)    | Stages | Talige (OTIZ)          | (mW)                          | (dBc/Hz)          | uDC/112       | Level      |
|        |                 | (.)    | (N)    |                        | (                             | (020,111)         |               | 20101      |
| 11     | 180             | 1.8    | 2      | 2.5-5.2 (74%)          | 17                            | -90.1 @<br>1MHz   |               | Measured   |
| 16     | 180             | 1      | 2      | 0.473-7.54 (93.72%)    | 7.41                          | -107.1 @<br>10MHz | -150.44       | Simulated  |
| 31     | 180             | 1.8    | 4      | 0.455 to 0.505         | 1.98 (Lower                   |                   |               | Simulated  |
|        |                 |        |        | 0.00139 to 0.00145     | band) and 9.7<br>(Upper band) |                   |               |            |
| 12     | 180             | 1      | 4      | 0.479-4.09 (88.28%)    | 10                            | -93.3 @<br>1MHz   | -154.4        | Measured   |
| 18     | 90              | 1 to 3 | 3      | 1.379-1.970 (30%)      | 0.129 to 5685                 | -89.779 @         | -154.51       | Simulated  |
|        |                 |        |        | 0.650-2.584 (74.84%)   |                               | 1MHz              |               |            |
| 28     | 65              | 12     | 30     | 0.556                  | 0.72                          | 1017@             | 158           | Simulated  |
| 20     | 05              | 1.2    | 50     | 0.550                  | 0.72                          | 1MHz              | -156          | Sillulated |
| 15     | 65              | 1.8    | 3      | 0.470-0.964 (51.24%)   | 4.1                           | -116@1            | -169          | Measured   |
|        |                 |        |        |                        |                               | MHz               |               |            |
| 29     | 90              | 1.2    | 4      | 9.21                   | 2.092                         | -137.9 @          |               | Post       |
|        |                 |        |        |                        |                               | 1MHz              |               | Layout     |
| Pro-   | 90              | 1      | 4      | 0.048 to 0.57 (91.57%) | 0.151                         |                   | -152.40       | Post       |
| posed  |                 |        |        | and                    | (Lower band)                  |                   | and           | Layout     |
| Work   |                 |        |        | 0.82 to 1.01 (18.8 %)  | and 0.157                     |                   | -160.64       |            |
|        |                 |        |        | {Distributed band}     | (Upper band)                  |                   |               |            |

## Table 6 Comparison Parameters

#### 5. CONCLUSION

A four-stage VCO is designed using a novel differential delay circuit. The VCO is found to be operated in two distributed band of frequencies namely lower and upper which is one of its main advantages. Pre layout simulation result shows operating frequency bands are 55 MHz to 606 MHz (lower) at normal temperature when one of the control voltages  $V_{cntr1}$  is maintained at 0.77V while the other one  $V_{cntr2}$  varied from 0V to 1V. Phase noise at 1MHz and 10 MHz offset are found to be - 92.07 dBc/Hz and -111.25 dBc/Hz at lower frequency band. The VCO operates in 857 MHz to 1049 MHz (upper) when  $V_{cntr1}$  is 0.2V and  $V_{cntr2}$  varied from 0V to 1V. In this band the phase noise at 1MHz and 10 MHz offset are -93.50 dBc/Hz and -113.93 dBc/Hz. Pre Layout Power consumption of the VCO at 27<sup>0</sup> is found to be 151µW and 157µW for the operating frequencies of 606 MHz and 1049 MHz respectively.

#### REFERENCES

- T. Miyazaki, M. Hashimoto and H. Onodera, "A performance comparison of PLLs for clock generation using ring oscillator VCO and LC oscillator in a digital CMOS process", In proceedings of Asia and South Pacific Design Automation Conference (ASPDAC), 2004, pp. 545-546.
   H. Ghonoodi, H. Miar-Naimi and M. Gholami, "Analysis of frequency and amplitude in CMOS
- [2] H. Ghonoodi, H. Miar-Naimi and M. Gholami, "Analysis of frequency and amplitude in CMOS differential ring oscillators", *Integration*, vol.52, pp.253-259, January 2016.
  [3] M. Gogoi, and P. K. Dutta, "Review and Analysis of Charge-Pump Phase-Locked Loop", In Proceedings
- [3] M. Gogoi, and P. K. Dutta, "Review and Analysis of Charge-Pump Phase-Locked Loop", In Proceedings of 1st International Conference on Electronics Systems and Intelligent Computing (ESIC), 2020, pp. 565-574.
- [4] J. Johnson, M. Ponnambalam and P. V. Chandramani, "Comparison of tenability and phase noise associated with injection locked three staged single and differential ended VCOs in 90nm CMOS", In Proceedings of 4th International Conference on Signal Processing, Communication and Networking, 2017, pp. 1-4.
- [5] W. T. Lee, J. Shimand and J. Jeong, "Design of a three-stage ring-type voltage controlled oscillator with a wide tuning range by controlling the current level in an embedded delay cell", *Microelectronics J.*, vol. 44, pp. 1328-1335, Dec. 2013.
- [6] S. Salem, M. Tajabadiand and M. Saneei, "The design and analysis of dual control voltages delay cell for low power and wide tuning range ring oscillators in 65nm CMOS technology for CDR applications", AEU - International Journal Electronics Communication, vol. 82, pp. 406-412, Dec. 2017.
- [7] V. Muddi, K. D. Shinde and B. K. Shivaprasad, "Design and implementation of 1GHz Current Starved Voltage Control Oscillator (VCO) for PLL using 90nm CMOS technology", In Proceedings of International Conference on Control, Instrumentation, Communication and Computational Technologies (ICCICCT), 2015, pp. 335-339.
- J. G. Maneatis and M. A. Horowitz, "Precise delay generation using coupled oscillators", *IEEE J. Solid-State Ciruits.*, vol. 28, pp. 1273-1282, Dec. 1993.
- [9] S. T. Yan and H. C. Luong, "A 3-v 1.3-to-1.8-ghz CMOS voltage-controlled oscillator with 0.3-ps jitter", IEEE Trans. Circuits Syst. II: Analog and Digital Signal Proc., vol.45, pp. 876-880, July 1998.
- [10] C. H. Park and B. Kim, "A low-noise, 900-mhz VCO in 0.6-/spl mu /m CMOS", IEEE J. Solid-State Circuits, vol. 34, pp. 586-591, June 1998.
- [11] W. H. Tu, J. Y. Yeh, H. C. Tsai and C. K. Wang, "A 1.8 v 2.5-5.2 GHz CMOS dual-input two-stage ring VCO", In Proceedings of Asia Pacific Conference on Advanced System Integrated Circuits, 2004, pp. 134-137.
- [12] M. L. Sheu, Y. S. Tiao and L. J. Taso, "A 1-v 4-ghz wide tuning range voltage-controlled ring oscillator in 0.18 μm CMOS", *Microelectronics J.*, vol. 42, pp. 897-902, April 2011.
- [13] M. Parvizi, A. Khodabakhshand and A. Nabavi, "Low-power high-tuning range CMOS ring oscillator VCOs", In proceedings of the IEEE International Conference on Semiconductor Electronics, 2008, pp. 40-44.
- [14] S. Suman, K. G. Sharma and P. K. Ghosh, "Design of PLL Using Improved Performance Ring VCO", In Proceedings of the International Conference on Electrical, Electronics and Optimization Techniques (ICEEOT), 2016, pp. 3479-3483.

### M. GOGOI, P. K. DUTTA

- [15] H. Gao, R. Xia, X. Wang, T. Zhou and M. Zhou, "Wideband ring oscillator with switched resistor array for low tuning sensitivity", Analog Integr. Circuits and Signal Process., vol. 89, pp. 493-498, Sept. 2016.
- N. Gargouri, D. B. Issa, Z. Sakka, A. Kachouri and M. Samet, "Design and Optimization of Differential Ring Oscillator for IR-UWB Applications in 0.18µm CMOS Technology", J. Circuits Syst. Comput., [16] vol. 26, pp. 1750080-1-1750080-15, Dec. 2016.
- [17] S. Salem, H. Zandevakili, A. Mahani and M. Saneei, "Fault-tolerant delay cell for ring oscillator application in 65 nm CMOS technology", IET Circuits Devices Syst., vol. 12, pp. 233-241, Nov. 2017.
- [18] M. Kumar and D. Dwivedi, "A low power CMOS-based VCO design with i-MOS varactor tuning control", J. Circuits Syst. Comput., vol. 27, pp. 1850160-1-1850160-14, Jan. 2018.
- [19] S. Y. Lee, S. Amakawa, N. Ishihara and K. Masu, "2.4-10 GHz Low-Noise Injection-Locked Ring Voltage Controlled Oscillator in 90nm Complementary Metal Oxide Semiconductor", Jpn. J. Appl. Phys., vol. 50, pp. 04DE03-1-04DE03-5, April 2011.
- [20] A. Ramazani, S. Biabani and G. Hadidi, "CMOS Ring Oscillator with Combined Delay Stages", AEU -Int. J. Electron. Commun., vol. 68, pp. 515-519, June 2014.
- [21] M. Karimi-Ghartemani, H. Karimiand and M. R. Iravani, "A magnitude phase-locked loop system based on estimation of frequency and in-phase/quadrature-phase amplitudes", IEEE Trans. Ind. Electron., vol. 51, pp. 511-517, April 2004.
- [22] A. Sharma, Saurabh and S. Biswas, "A low power CMOS Voltage Controlled Oscillator in 65nm technology", In Proceedings of International Conference on Computer Communication and Informatics, 2014, pp. 1-5.
- [23] S. Kamran and N. Ghaderi, "A novel high speed CMOS pseudo-differential ring VCO with wide tuning control voltage range", In proceedings of the Iranian conference on electrical engineering (ICEE), 2017, pp. 201-204. Z. Chen and T. Lee, "The Study of a Dual-Mode Ring Oscillator", *IEEE Trans. Circuits Syst. II: Express*
- [24] Briefs, vol. 58, no. 4, pp. 210-214, April 2011.
- [25] G. K. Sharma, A. K. Johar, T. B. Kumar and D. Boolchandani, "Design and analysis of wide tuning range differential ring oscillator (WTR-DRO)", Analog Integr. Circuits Signal Process., vol. 103, pp. 17-29, April 2020.
- J. M. Kim, S. Kim, I. Y. Lee, S. K. Han and S. G. Lee, "A low noise four-stage voltage controlled ring [26] oscillator in deep-submicrometer CMOS technology", IEEE Trans. Circuits Syst. II: Express Briefs, vol. 60, no. 2, pp. 71-75, Feb. 2013.
- [27] I. Kovacs and M. Neag, "New dual-loop topology for ring VCOs based on latched delay cells", In proceedings of the IEEE international Symposium on Circuits and Systems (ISCAS), 2018, pp. 1-5. T. Yoshio, T. Kihara and T. Yoshimura, "A 0.55 V back-gate controlled ring VCO for ADCs in 65 nm
- [28] SOTB CMOS", In proceedings of the IEEE Asia Pacific Microwave Conference (APMC), 2017, pp. 946-948
- [29] S. K. Saw, S. K. Yadav, M. Maiti, A. J. Mondal and A. Majumder, "A design approach of higher oscillation VCO made of CS amplifier with varying active load", Microsyst. Technol., vol. 26, pp. 1-10, Feb. 2020.
- [30] A. A. Abidi, "Phase Noise and Jitter in CMOS Ring Oscillators", IEEE J. Solid-State Circuits, vol. 41, no. 8, pp. 1803-1816, Aug. 2006.
- [31] S. Pahlava and M. B. Ghaznavi-Ghoushchi, "1.45 GHz differential dual band ring based digitallycontrolled oscillator with a reconfigurable delay element in 0.18 µm CMOS process", Analog Integr. Circuits Signal Process., vol. 89, no. 2, pp. 461-467, Nov. 2016.
- [32] M. Katebi, A. Nasri and S. Toofan, "A Wide Tuning Range and Low Phase Noise VCO using New capacitor Bank Structure", Majlesi J. Electr. Eng., vol. 12, pp. 95-103, 2018.
- [33] M. Katebi, A. Nasri, S. Toofan and H. Zolfkhani, "A Temperature Compensation Voltage Controlled Oscillator Using a Complementary to Absolute Temperature Voltage Reference", Int. J. Eng., vol. 32, no. 5, pp. 710-719, 2019.