FACTA UNIVERSITATIS Series: Electronics and Energetics Vol. 27, N° 4, December 2014, pp. 613 - 619 DOI: 10.2298/FUEE1404613M

# RESOLVING THE BIAS POINT FOR WIDE RANGE OF TEMPERATURE APPLICATIONS IN HIGH-K/METAL GATE NANOSCALE DG-MOSFET

## Sushanta K. Mohapatra, Kumar P. Pradhan, Prasanna K. Sahu

Nanoelectronics Lab., Department of Electrical Engineering, National Institute of Technology, Rourkela, Odisha India

**Abstract.** This article investigates the Zero-Temperature-Coefficient (ZTC) bias point and its associated performance metrics of a High-k Metal Gate (HKMG) DG-MOSFET in nanoscale. The ZTC bias point is defined as the point at which the device parameters are independent of temperature. The discussion includes sub threshold slope (SS), drain induced barrier lowering (DIBL), on-off current ratio ( $I_{on}/I_{off}$ ), transconductance ( $g_m$ ), output conductance ( $g_d$ ) and intrinsic gain ( $A_V$ ). From the results, it is confirmed that there are two different ZTC bias points, one for  $I_{DS}$  (ZTC<sub>IDS</sub>) and the other for  $g_m$  (ZTC<sub>gm</sub>). The points are obtained as: ZTC<sub>IDS</sub>=0.552 V and ZTC<sub>gm</sub> = 0.410 V, which will open important opportunities in analog circuit design for wide range of temperature applications.

Key words: DG-MOSFETs, HKMG, SCEs, Analog FOMs, ZTC point.

#### 1. INTRODUCTION

The growing interest and demand in designing circuits that operate at high temperatures which will be used in the military, automobile, nuclear, and some industries need to be analysed in nanoscale. Silicon on Insulator (SOI) based CMOS devices have the potential for the operation at both low and high temperatures. It is desirable to bias the digital and analog circuits designed for high temperature applications at a point where the *V-I* characteristics show little or no variation with respect to temperature. This point is typically known as *ZTC* point [1-5]. Previously, Shoucair [1] and Prijic, et al. [3] have identified the *ZTC* point for a bulk CMOS in both linear and saturation regions for temperatures between  $25^{\circ}$ C -  $200^{\circ}$ C. Researchers like Groeseneken, et al. [4] and Jeon, et al. [5] have shown the existence of the *ZTC* point for SOI MOSFET's. Osman, et al. [6] presented a systematic analysis of *ZTC* point for partially depleted (PD) SOI MOSFET over a wide range of temperatures ( $25^{\circ}$ C -  $300^{\circ}$ C), and identified two distinct *ZTC* points, in the linear as well as in the saturation region. Tan, et al. [2] identified that the *ZTC*<sub>IDS</sub>

Received July 3, 2014; received in revised form September 14, 2014

Corresponding author: Sushanta K. Mohapatra

Nanoelectronics Lab., Dept. of Electrical Engineering, National Institute of Technology, Rourkela, 769008, Odisha India (e-mail: skmctc74@gmail.com)

exists in both linear and saturation regions, whereas the  $ZTC_{gm}$  lies only in the saturation region for fully depleted (FD), lightly doped, enhanced mode SOI n-MOSFET.

The Double Gate (DG) MOSFET fabricated on SOI wafers is one of the most promising candidates due to its attractive features of low leakage currents, high current drivability ( $I_{on}$ ) & transconductance ( $g_m$ ), reduced short channel effects (SCEs), steeper subthreshold slopes, and suppression of latch-up phenomenon [7-10], and also it is a very good option for analog applications [11-14]. Hardly any work has been reported to investigate the *ZTC* point for multi-gate technology.

The behaviour of  $I_D$  is exactly opposite after a certain  $V_{GS}$  with variation in temperatures. This is due to the degradation in mobility or high electric field effect at higher gate bias [2]. As far as we know, this is a unique attempt to investigate the detailed analysis of *ZTC* point over a wide range of temperatures (100 K-400 K) for analog applications of a DG MOSFET with HKMG technology. Various performance metrics of the device have been systematically examined, which includes the SCEs like *SS*, *DIBL*,  $I_{orf}/I_{off}$  ratio, and some important analog figures of merit (FOMs) such as  $g_m$ ,  $g_d$ ,  $A_v$ .

## 2. DEVICE DESCRIPTION AND SIMULATION SETUP

In the 2-D numerical simulation, a symmetric device structure as shown in Fig. 1(a) has been modelled. The silicon channel is covered above and below by oxide layers as gate stack (GS) of equivalent oxide thickness (EOT) having 1.1 nm. Metal gate work function is considered as 4.6 eV. The channel length is 40 nm with a fixed width of 1  $\mu$ m has been considered. Source and drain extensions are 60 nm with contacts vertically placed (S and D, respectively). The doping profile for channel (p-type 1×10<sup>16</sup> cm<sup>-3</sup>) and source, drain (n-type 1×10<sup>20</sup> cm<sup>-3</sup>) are set.



Fig. 1 (a) Schematic structure of Nanoscale HKMG Double Gate N-MOSFET(b) Calibration between simulation and experimental data of Threshold voltage as a function of temperature.

The 2-D numerical device simulator ATLAS is employed to simulate the planner DG-MOSFET with high-k/metal gate technology. According to ITRS the drain bias has been fixed at  $V_{DD} = 1.0$  V [15]. To study the analog performance the simulation is performed with

 $V_{\rm DS} = 0.5$  V and  $V_{\rm GS} = 0$  V to 1.0 V. In the simulation, the inversion-layer Lombardi constant voltage and temperature (CVT) mobility model has been used, that takes into account the effect of transverse fields along with doping and temperature dependent parameters of the mobility. The Shockley–Read–Hall (SRH) generation and Auger recombination model are used for minority carrier recombination. The model Fermi-Dirac uses a Rational Chebyshev approximation that gives results close to the exact values. The model Temperature is used for various operating temperature in Kelvin which is varied from 100 K to 400 K.

The interface trapped charges during the pre and post fabrications process are a common phenomenon, and these charges cannot be neglected in nanoscale device fabrication. Presence of trapped charges creates an additional non-linear potential and varying electric field across the gate dielectric. According to (1), the high-k gate stack reduces the electric field across the layer of gate stack due to high permittivity. So a lower electric field will require inducing inversion layer charge as [16].

$$Q_{ch} = \varepsilon_{di} \mathbf{E}_i \tag{1}$$

Where  $Q_{ch}$  is inversion charge,  $\varepsilon_{di}$  permittivity of dielectric and  $E_i$  is electric field. Even if, the fixed oxide and interface trapped charge densities are very large, it requires moderate potential across the high-k gate stack layer. Consequently, the reduction of threshold voltage and supply voltages can be maintained at reasonable values. This low electric field promotes gate stack reliability with huge unwanted charges inside. As the device is high-k gate stack, the interface trapped charge effects are included in the simulation. The trapped charge densities are considered at semiconductor to insulator interface. The typical concentration of trapped charges considered in this work is  $4 \times 10^{11}$  cm<sup>-2</sup> at interface [17]. The electron and hole surface recombination velocity is considered as  $1 \times 10^4$  cm/sec. In the simulation all the junctions of the structure are assumed to be abrupt in nature. Furthermore, we have chosen two numerical techniques, Gummel and Newton, to obtain solutions [17]. Fig. 1(b) shows excellent agreement with the nature of threshold voltage between our simulation results and experimental data for a wide range of temperature reported in [4].

### 3. RESULTS AND DISCUSSION

In this section, the device scalability and analog performance metrics are discussed. Threshold voltage ( $V_{\text{th}}$ ), sub-threshold swing (SS), DIBL, on-state drive current ( $I_{\text{on}}$ ), offstate leakage current ( $I_{\text{off}}$ ),  $I_{\text{on}}/I_{\text{off}}$  ratio are the important Figures of Merit (FoMs) under device scalability. As far as analog circuits are concerned, the most important parameters are the transconductance ( $g_{\text{m}}$ ), output conductance ( $g_{\text{d}}$ ), intrinsic gain ( $A_{\text{V}}$ ).

Fig. 2(a) and (b) describe all three important SCEs, which include the variation of  $V_{\text{th}}$ , SS, and DIBL for different temperatures. The threshold voltage is determined from  $I_{\text{DS}}$ - $V_{\text{GS}}$  characteristics. It is considered to be that value of the  $V_{\text{GS}}$  for which the  $I_{\text{DS}}$  approaches  $10^{-6}$  A/µm at  $V_{\text{DS}} = 0.5$  V. The calculation of DIBL is done as per (2).

$$DIBL = \Delta V_{th} / \Delta V_{DS} = (V_{th1} - V_{th2}) / (V_{DS2} - V_{DS1})$$
(2)

The  $V_{\text{th}}$  is observed at two different drain bias  $V_{\text{DSI}}=0.5$  V and  $V_{\text{DS2}}=1.0$ V. From the Fig. 2(a) and (b), it should be noted that  $V_{\text{th}}$  is decreasing with an increase in temperature, but the

SS, and DIBL values are decreasing as temperature increases. The typical value for the SS of Multi-gate MOSFET is 60 mV/decade. According to Fig. 2(b), the SS value is lowest for T < 300 K (room temperature), then it starts increasing as temperature increases and reaches its typical value at T=300 K. The DIBL value is quite impressive throughout the entire temperature range. As there is a little variation in  $V_{th}$  for two different  $V_{DS}$  at temperatures from 200 K to 400 K, so the DIBL varies from 5 mV/V to 14.38 mV/V.



Fig. 2 (a)  $V_{\text{th}}$  as a function of temperature for different  $V_{\text{DS}}$ , (b) SS and DIBL as a function of temperature for  $V_{\text{DS}}$ =0.5 V.

Fig. 3(a) and (b) show the  $I_{on}$ , and  $I_{off}$  respectively for a wide range of temperature variations at  $V_{GS}=0.5V$  and  $V_{DS}=0.5V$ . The on state current ( $I_{on}$ ) is extracted, by calculating the maximum drain current ( $I_D$ ) from the  $I_{DS}-V_{GS}$  characteristics at  $V_{GS}=0.5$  V and  $V_{DS}=0.5$  V. The off state current ( $I_{off}$ ) is extracted, by calculating the drain current ( $I_D$ ) at  $V_{GS}=0$  and  $V_{DS}=V_{DD}$ . The  $I_{off}$  shows a very low value for T < 300 K and then started increasing as temperature increases; this is due to the low SS and high  $V_{th}$  values at low temperatures. The temperature dependence on the  $I_D$  is influence by  $V_{th}$  as:

$$I_D(T) \approx \mu(T)[V_{GS} - V_{th}(T)] \tag{3}$$

The temperature dependant  $I_D(T)$  is directly related to  $\mu(T)$  or  $V_{GS}-V_{th}(T)$  term. So, increasing the  $V_{GS}-V_{th}(T)$  term causes the  $I_D(T)$  to increase because the  $V_{th}$  decreases with increase in temperature as shown in Fig. 3(a) and (b).



(b) Off state current ( $I_{off}$ ), as a function of temperature for different  $V_{DS}$ .

The  $I_{on}/I_{off}$  is a very important parameter for switching application; it should be very high for a good switch. According to Fig. 4(a), the  $I_{on}/I_{off}$  is  $2.30 \times 10^{14}$  for T=100 K, then it starts falling down as temperature increases and reaches  $1.20 \times 10^4$  for T=400 K. At higher temperature regions, the high value of  $I_{on}$  because of lower  $V_{th}$  and the high value of  $I_{off}$  due to the high SS values compensate each other and give rise to nearly constant  $I_{on}/I_{off}$ . Fig. 4(b) shows the variation of the  $I_D$  and  $g_m$  with  $V_{GS}$  for different bias temperatures. As per (2), at high gate bias the  $\mu(T)$  dominates because at higher T, lattice scattering dominates and causes reduction in the channel mobility, which further reduces the  $I_D$ . At low gate bias the  $V_{GS}-V_{th}(T)$  term causes the  $I_D$  to increase with increasing temperature because a low  $V_{th}$  is predicted at higher temperatures. These two opposite effects will cancel each other out at a value of  $V_{GS}$  where the  $I_D$  shows minimum variation with T. This point is called ZTC bias point. The  $g_m-V_{GS}$  plot can be obtained by the derivative of the  $I_D$  with respect to the  $V_{GS}$ . At  $V_{GS} < V_{th}$  (channel is weakly inverted) the  $I_D$  is due to diffusion. The diffusion current increases with increase in T due to hike in intrinsic carrier concentration. At  $V_{GS} > V_{th}$ ,  $g_m$  will decrease as T increases due to mobility degradation.





The reduction in  $V_{\text{th}}$  with increase in temperature will increase  $g_m$  but the reduction of  $g_m$  occurs due to degradation of mobility. These two phenomena will compensate each other to give rise to a ZTC bias point for  $g_m$ . From the figure we can conclude that the transconductance ZTC point (0.014 V) is lower than the drain current ZTC bias point (0.552 V). The ZTC<sub>IDS</sub> and ZTC<sub>gm</sub> bias points are two important measures in analog circuit design. In OPAMP (operational amplifier) design, to maintain constant DC current levels, the devices need to be biased at ZTC<sub>IDS</sub> points, while input devices can be biased at ZTC<sub>gm</sub> point to achieve stable circuit parameters.

The simulated output current  $(I_{DS})$  and output conductance  $(g_d)$  versus drain bias  $(V_{DS})$ at a  $V_{GS}$ =0.5 V for different temperatures are plotted in Fig. 5(a). Because of the above said  $\mu(T)$  and  $V_{th}$  effects with respect to temperature, the  $I_{DS}$  decreases as T increases below the ZTC point and the reverse is happening after the ZTC point for both parameters. The ZTC point for  $g_d$  is lower than the output current ZTC point. The intrinsic gain  $(A_V = g_m/g_d)$  is a valuable FOM for operational transconductance amplifier (OTA) and it is given in Fig. 5(b). From Fig. 5(b), high gain can be observable for high temperatures in subtreshold regime and just a reverse effect in above threshold region. From this it can be concluded that the device shows better results in subtreshold regime for higher T and it is a good candidate in above threshold regime for lower T.



Fig. 5(a) Output current  $(I_D)$  and Output conductance as a function of  $V_{DS}$  for different values operating temperature,

(b) Intrinsic Gain  $(A_V)$  as a function of  $V_{GS}$  for the different values operating temperature.

The important performance metrics are tabulated in Table 1. By observing the table, it is clear that our device shows very impressive values in low temperature ranges. The  $I_{or}/I_{off}$ , SS and  $A_V$  of the device increases as temperature decreases and attains their maximum values for T=100 K.

| Temperature<br>in K | $I_{\rm on}/I_{\rm off}$ | DIBL (mV/V) | SS (mV/Decade) | $A_{\rm v}$ in dB |
|---------------------|--------------------------|-------------|----------------|-------------------|
| 400                 | $1.20 \times 10^{4}$     | 14.38       | 83.52          | 38.780            |
| 350                 | $8.08 \times 10^{4}$     | 12.52       | 72.83          | 40.514            |
| 300                 | $1.02 \times 10^{6}$     | 10.33       | 62.30          | 42.402            |
| 250                 | $3.45 \times 10^{7}$     | 7.78        | 51.85          | 44.355            |
| 200                 | $6.50 \times 10^{9}$     | 5.00        | 41.45          | 46.311            |
| 150                 | $1.19 \times 10^{13}$    | 11.75       | 18.80          | 48.248            |
| 100                 | $2.30 \times 10^{14}$    | —           | 20.87          | 50.180            |

Table 1 Extracted Parameters for various Temperatures

### 4. CONCLUSION

The *ZTC* bias points of the HKMG DG-MOSFET are investigated using the 2-D numerical simulation. The results presented in this work give a detailed idea about the *ZTC* bias point for parameters like  $I_D$ , and  $g_m$ . These results provided here can serve as a good design tool for designing circuits in a wide range of temperature applications and show promising solutions to minimize temperature degradation of analog circuits. The work identified the distinct *ZTC* points for the device in nanoscale.

#### REFERENCES

- [1] F. S. Shoucair, "Analytical and experimental methods for Zero-temperature-coefficient biasing of MOS transistors," Electronics Letters, vol. 25, pp. 1196-1198, 1989.
- [2] T. H. Tan, and A. K. Goel, "Zero-Temperature-Coefficient Biasing Point of a Fully Depleted SOI MOSFET", *Microwave and Optical Technology Letters*, vol. 37, no. 5, pp-366-370, June, 2003. Z. Prijic, S. S. Dimitrijev, and N. Stojadinovic, "The determination of zero temperature coefficient point
- [3] in CMOS transistors," Microelectronics Reliability, vol. 32, no. 6, pp. 769-113, 1992.
- [4] G. Groeseneken, J. P. Colinge, H. E. Maes, J. C. Alderman, and S. Holt, "Temperature dependence of threshold voltage in thin-film SOI MOSFET's," IEEE Electron Device Letters, vol. 11, no. 8, pp. 329-331, 1990.
- D. S. Jeon and D. E. Burk, "A temperature-dependent SO1 MOSFET model for high-temperature [5] application (27ºC-300ºC)," IEEE Transactions on Electron Devices, vol. 38, no. 9, pp. 2101-2110, 1991.
- Ashraf A. Osman, Mohamed A. Osman, Numan S. Dogan, and Mohamed A. Iman, "Zero-Temperature-[6] Coefficient Biasing Point of Partially Depleted SOI MOSFET's", IEEE Transactions on Electron Devices, vol. 42, no. 9, pp. 1709 - 1711, September, 1995.
- [7] K. Suzuki, Y. Tosaka, T. Tanaka, H. Horie, Y. Arimoto, "Scaling theory of double-gate SOI MOSFET's", IEEE Transactions on Electron Devices, vol. 40, no. 12, pp. 2326-2329, 1993.
- [8] C. Wann, K. Noda, T. Tanaka, M. Yoshida, and C. Hu, "A Comparative study of advanced MOSFET concepts", IEEE Transactions on Electron Devices, vol. 43, pp. 1742, Oct. 1996.
- [9] J.P. Colinge "Multiple-gate SOI MOSFETs" Solid-State Electronics, vol. 48, no.6, pp.897-905, 2004.
- [10] H.-S. P. Wong "Beyond the conventional transistor" IBM J. Res. & Dev. vol. 46, no. 2/3, March/May, 2002.
- [11] A. Kranti, T. M. Chung, D. Flandre, J. P. Raskin "Laterally asymmetric channel engineering in fully depleted double gate SOI MOSFETs for high performance analog applications", Solid-State Electronics, vol. 48, pp. 947-59, 2004.
- N. Mohankumar, B. Syamal, C. K. Sarkar, "Influence of Channel and Gate Engineering on the Analog and [12] RF Performance of DG MOSFETs", IEEE Transactions on Electron Devices, vol. 57, no. 4, pp. 820-826, April, 2010.
- [13] A Sarkar, A. K. Das, S. De, C. K. Sarkar, "Effect of gate engineering in double gate MOSFETs for analog/RF applications", Microelectronics Journal, vol. 43, pp.-873-882, July, 2012.
- R. K. Sharma, M. Bucher, "Device Design Engineering for Optimum Analog/RF Performance of Nanoscale [14] DG MOSFETs", IEEE Transactions on Nanotechnology, vol.-11, no.-5, pp.-992-998, Sept., 2012.
- The International Technology Roadmap for Semiconductors. (2011). [Online]. Available: http://public.itrs.net/. [15]
- [16] S. M. Sze, "Physics of Semiconductor Devices (3rd edition)", Wiley, 2007.
- [17] ATLAS manual: SILVACO Int. Santa Clara, 2008.